

# Faculty of Engineering and Architectural Science

## Department of Electrical and Computer Engineering

| Course Number   | ELE 734                               |
|-----------------|---------------------------------------|
| Course Title    | Low-Power Digital Integrated Circuits |
| Semester/Year   | F2020                                 |
| Lab No          | 04                                    |
| Instructor Name | Dr. Andy Ye                           |
| Section No      | 06                                    |

| Submission Date | 12/07/2020 |
|-----------------|------------|
| Due Date        | 12/07/2020 |

| Name             | Student ID | Signature* |
|------------------|------------|------------|
| Vatsal Shreekant | 500771363  | 420 ·      |

\*By signing above, you attest that you have contributed to this submission and confirm that all work you have contributed to this submission is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result in a "0" on the work, an "F" in the course, or possibly more severe penalties, as well as a Disciplinary Notice on your academic record under the Student Code of Academic Conduct, which can be found online at:

www.ryerson.ca/senate/current/pol60.pdf

#### Contents

| 1. Pre-Lab                                                                                                      | 3 |
|-----------------------------------------------------------------------------------------------------------------|---|
| 1.1                                                                                                             | 3 |
| Figure 1: Truth table of a 1-bit full adder, and the Boolean logic derivation describing the S $\dots$          | 3 |
| and C <sub>out</sub> bits.                                                                                      | 3 |
| Figure 2: Full Adder gate level schematic.                                                                      | 3 |
| 1.2                                                                                                             | 4 |
| Figure 3: Full Adder sizing to drive a load capacitance of 113fF at the its sum output                          | 4 |
| 2. Post-Lab                                                                                                     | 5 |
| 2.1 Schematic of Full Adder using NAND2 gates                                                                   | 5 |
| Figure 4: Schematic of 1-bit Full Adder                                                                         | 5 |
| 2.2 Schematic of Testbench of Full Adder                                                                        | 6 |
| Figure 5: Schematic of Full Adder Testbench                                                                     | 6 |
| 2.3 Simulation of full adder for 20ns to verify the functionality.                                              | 7 |
| Figure 6: Simulation of full adder for 20ns                                                                     | 7 |
| 2.4 Layout and Extracted Views of the Full Adder                                                                | 7 |
| Figure 7: Layout View of Full Adder                                                                             | 7 |
| Figure 8: Extracted View of Full Adder                                                                          | 8 |
| 2.5 Post-layout simulation.                                                                                     | 8 |
| Figure 9: Results comparison of the extracted and testbench view                                                | 8 |
| Figure 10: Simulation for vpulse inputs to measure the worst-case delay                                         | 9 |
| 3 Conclusion                                                                                                    | 9 |
| Figure 11: t <sub>delay</sub> expressed as a function of the delay from t <sub>carry</sub> and t <sub>sum</sub> | 9 |

### 1. Pre-Lab

#### 1.1.



Figure 1: Truth table of a 1-bit full adder, and the Boolean logic derivation describing the S and  $C_{out}$  bits.



Figure 2: Full Adder gate level schematic.

#### 1.2

97 b7 h7 = 2.791 = 
$$\frac{4}{3} \times \frac{113}{7}$$
; 53.98 =  $\frac{1}{3}$ 
96 b6 h6 = 2.791 =  $\frac{4}{3} \times \frac{1}{6}$ ; 25.78 =  $\frac{1}{3}$ 
96 b5 h5 = 2.791 =  $\frac{4}{3} \times \frac{1}{6} \times 3$ ; 36.96 =  $\frac{1}{3}$ 
94 b4 h4 = 2.791 =  $\frac{4}{3} \times \frac{1}{6} \times 2$ ; 35.31 =  $\frac{1}{3}$ 
92 b3 h4 = 2.791 =  $\frac{4}{3} \times \frac{1}{6} \times 2$ ; 35.31 =  $\frac{1}{3}$ 
92 b3 h2 = 2.791 =  $\frac{4}{3} \times \frac{1}{6} \times 3$ ; 24.17 =  $\frac{1}{3}$ 
NAND:
Width of  $\frac{1}{3} \times \frac{1}{3} \times \frac{1}{3} \times 3$ ; 24.17 =  $\frac{1}{3} \times \frac{1}{3} \times \frac{1}{3} \times 3$ ; 24.17 =  $\frac{1}{3} \times \frac{1}{3} \times \frac{1}{3} \times 3$ ; 24.17 =  $\frac{1}{3} \times \frac{1}{3} \times \frac{1}{3} \times 3$ ; 24.17 =  $\frac{1}{3} \times \frac{1}{3} \times \frac{1}{3} \times 3$ ; 24.17 =  $\frac{1}{3} \times \frac{1}{3} \times \frac{1}{3} \times 3$ ; 24.17 =  $\frac{1}{3} \times \frac{1}{3} \times \frac{1}{3} \times 3$ ; 24.17 =  $\frac{1}{3} \times \frac{1}{3} \times \frac{1}{3} \times 3$ ; 24.17 =  $\frac{1}{3} \times \frac{1}{3} \times \frac{1}{3} \times 3$ ; 24.17 =  $\frac{1}{3} \times \frac{1}{3} \times \frac{1}{3$ 

Cload = 
$$50f + 68f = 113fF$$
 $F = G_1 \times B \times H$ 
 $H = Cout \rightarrow Complete path$ 

Cin

 $= Cout$ 
 $2 \times C_{g_1}p \times C_{g_1}n$ 

To get  $C_{g_1}n \times C_{g_1}p \times C_{g_1}n$ 
 $ADE \rightarrow DC$  Analysis  $\rightarrow Results$ 
 $DC$  operating points

 $C_{g_1}p = 1000$ 
 $C_{g_1}$ 

Figure 3: Full Adder sizing to drive a load capacitance of 113fF at the its sum output.

# 2. Post-Lab

### 2.1 Schematic of Full Adder using NAND2 gates



Figure 4: Schematic of 1-bit Full Adder

## 2.2 Schematic of Testbench of Full Adder



Figure 5: Schematic of Full Adder Testbench

# <u>2.3</u> Simulation of full adder for 20ns to verify the functionality.



Figure 6: Simulation of full adder for 20ns

## 2.4 Layout and Extracted Views of the Full Adder



Figure 7: Layout View of Full Adder



Figure 8: Extracted View of Full Adder

### 2.5 Post-layout simulation.



Figure 9: Results comparison of the extracted and testbench view.



Figure 10: Simulation for vpulse inputs to measure the worst-case delay.

#### 3 Conclusion

This lab explored functionality of the Full Adder and its role as the building block for circuits meant for arithmetic operations. The simulations were performed through Transient and Parametric analysis. It was observed that the results obtained in the net list window were not perfect and had some discrepancies from the ideal simulation. The deviations between extracted and testbench view was very low for the worst-case delay. The delay was simulated with inputs of the full adder as ' $v_{pulse}$ '. Moreover, in an instance when the worst case-delay for an 'n-bit ripple carry adder' arises, this can be then be attributed to the carry-in of the LSB propagates through to the MSB. The worst-case delay can be expressed as,  $t_{delay}$  as a function of the delay from  $t_{carry}$  (from  $t_{carry}$  (



Figure 11:  $t_{delay}$  expressed as a function of the delay from  $t_{carry}$  and  $t_{sum}$ .